EBD52UD6ADSA-E
Block Diagram
/CS1
/CS0
R
R
S
S
/CS
/CS
/CS
/CS
DQS0
DQS4
LDQS
LDM
LDQS
LDM
LDQS
LDM
LDQS
LDM
R
R
R
S
R
S
R
S
S
DM0
DM4
8
8
8
8
S
I/O0 to I/O7
UDQS
I/O0 to I/O7
UDQS
DQ0 to DQ7
DQ32 to DQ39
I/O0 to I/O7
I/O0 to I/O7
R
S
D2
D6
DQS1
DQS5
UDQS
UDQS
D0
D4
R
R
R
R
S
S
UDM
UDM
DM1
DM5
UDM
UDM
S
S
DQ8 to DQ15
I/O8 to I/O15
I/O8 to I/O15
DQ40 to DQ47
I/O8 to I/O15
I/O8 to I/O15
R
S
R
S
/CS
/CS
/CS
/CS
DQS2
DQS6
LDQS
LDQS
LDQS
LDQS
R
R
R
R
R
S
S
S
S
LDM
LDM
DM2
DM6
LDM
LDM
8
8
8
8
S
I/O0 to I/O7
UDQS
I/O0 to I/O7
UDQS
DQ16 to DQ23
DQ48 to DQ55
I/O0 to I/O7
I/O0 to I/O7
R
S
D3
D7
DQS3
DQS7
UDQS
UDQS
D1
D5
R
R
R
R
S
S
UDM
UDM
DM3
DM7
UDM
UDM
S
S
DQ24 to DQ31
I/O8 to I/O15
I/O8 to I/O15
DQ56 to DQ63
I/O8 to I/O15
I/O8 to I/O15
* D0 to D7 : 512M bits DDR SDRAM
U0 : 2k bits EEPROM
Rs : 22
Ω
Serial PD
BA0 to BA1
A0 to AN
/RAS
SDRAMs (D0 to D7)
SDRAMs (D0 to D7)
SDRAMs (D0 to D7)
SDRAMs (D0 to D7)
SDRAMs (D0 to D7)
SDRAMs (D0 to D3)
SDRAMs (D4 to D7)
SDA
SDA
SCL
SA0
SA1
SA2
SCL
A0
A1
A2
U0
/CAS
/WE
WP
CKE0
CKE1
CK0
4 loads
4 loads
VDDSPD
VREF
SPD
SDRAMs (D0 to D7)
/CK0
CK1
/CK1
VDD
SDRAMs (D0 to D7), VDD and VDDQ
SDRAMs (D0 to D7), SPD
CK2
10 pF
/CK2
VSS
Notes :
VDDID
Open
1. DQ wiring may differ from that described
in this drawing; however DQ/DM/DQS
relationships are maintained as shown.
VDDID strap connections:
(for memory device VDD, VDDQ)
Strap out (open): VDD = VDDQ
Strap in (closed): VDD ≠ VDDQ
2. The SDA pull-up registor is reguired due to
the open-drain/open-collector output.
3. The SCL pull-up registor is recommended,
because of the normal SCL lime inactive
"high" state.
Data Sheet E0604E10 (Ver. 1.0)
8