欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5165GDWR16 参数 Datasheet PDF下载

CS5165GDWR16图片预览
型号: CS5165GDWR16
PDF下载: 下载PDF文件 查看货源
内容描述: 快速,精确的5位同步降压控制器,为下一代低电压的Pentium II处理器 [Fast, Precise 5-Bit Synchronous Buck Controller for the Next Generation Low Voltage Pentium II Processors]
分类和应用: 稳压器开关式稳压器或控制器电源电路开关式控制器光电二极管
文件页数/大小: 19 页 / 280 K
品牌: CHERRY [ CHERRY SEMICONDUCTOR CORPORATION ]
 浏览型号CS5165GDWR16的Datasheet PDF文件第3页浏览型号CS5165GDWR16的Datasheet PDF文件第4页浏览型号CS5165GDWR16的Datasheet PDF文件第5页浏览型号CS5165GDWR16的Datasheet PDF文件第6页浏览型号CS5165GDWR16的Datasheet PDF文件第8页浏览型号CS5165GDWR16的Datasheet PDF文件第9页浏览型号CS5165GDWR16的Datasheet PDF文件第10页浏览型号CS5165GDWR16的Datasheet PDF文件第11页  
Application Information  
improved, since the error amplifier bandwidth can be  
Theory Of Operation  
rolled off at a low frequency. Enhanced noise immunity  
improves remote sensing of the output voltage, since the  
noise associated with long feedback traces can be effective-  
ly filtered.  
V2 Control Method  
2
The V  
method of control uses a ramp signal that is gen-  
erated by the ESR of the output capacitors. This ramp is  
proportional to the AC current through the main inductor  
and is offset by the value of the DC output voltage. This  
control scheme inherently compensates for variation in  
either line or load conditions, since the ramp signal is gen-  
erated from the output voltage itself. This control scheme  
differs from traditional techniques such as voltage mode,  
which generates an artificial ramp, and current mode,  
which generates a ramp from inductor current.  
Line and load regulation are drastically improved because  
there are two independent voltage loops. A voltage mode  
controller relies on a change in the error signal to compen-  
sate for a deviation in either line or load voltage. This  
change in the error signal causes the output voltage to  
change corresponding to the gain of the error amplifier,  
which is normally specified as line and load regulation. A  
current mode controller maintains fixed error signal under  
deviation in the line voltage, since the slope of the ramp  
PWM  
signal changes, but still relies on a change in the error sig-  
Comparator  
2
nal for a deviation in load. The V  
method of control  
+
GATE(H)  
maintains a fixed error signal for both line and load varia-  
C
GATE(L)  
tion, since the ramp signal is affected by both line and load.  
Constant Off-Time  
To maximize transient response, the CS5165 uses a  
Constant Off-Time method to control the rate of output  
pulses. During normal operation, the Off-Time of the high  
Ramp Signal  
Output  
Voltage  
Feedback  
side switch is terminated after a fixed period, set by the  
2
Error  
Amplifier  
COFF capacitor. To maintain regulation, the V  
Control  
Loop varies switch On-Time. The PWM comparator moni-  
tors the output voltage ramp, and terminates the switch  
On-Time.  
+
COMP  
E
Reference  
Voltage  
Error  
Signal  
Constant Off-Time provides a number of advantages.  
Switch duty Cycle can be adjusted from 0 to 100% on a  
pulse-by pulse basis when responding to transient condi-  
tions. Both 0% and 100% Duty Cycle operation can be  
maintained for extended periods of time in response to  
Load or Line transients. PWM Slope Compensation to  
avoid sub-harmonic oscillations at high duty cycles is  
avoided.  
Figure 1: V2 Control Diagram  
2
The V  
control method is illustrated in Figure 1. The out-  
put voltage is used to generate both the error signal and  
the ramp signal. Since the ramp signal is simply the output  
voltage, it is affected by any change in the output regard-  
less of the origin of that change. The ramp signal also con-  
tains the DC portion of the output voltage, which allows  
the control circuit to drive the main switch to 0% or 100%  
duty cycle as required.  
Switch On-Time is limited by an internal 30µs (typical)  
timer, minimizing stress to the Power Components.  
Programmable Output  
A change in line voltage changes the current ramp in the  
The CS5165 is designed to provide two methods for pro-  
gramming the output voltage of the power supply. A five  
bit on board digital to analog converter (DAC) is used to  
program the output voltage within two different ranges.  
The first range is 2.14V to 3.54V in 100mV steps, the second  
is 1.34V to 2.09V in 50mV steps, depending on the digital  
input code. If all five bits are left open, the CS5165 enters  
adjust mode. In adjust mode, the designer can choose any  
output voltage by using resistor divider feedback to the  
2
inductor, affecting the ramp signal, which causes the V  
control scheme to compensate the duty cycle. Since the  
change in inductor current modifies the ramp signal, as in  
2
current mode control, the V  
control scheme has the  
same advantages in line transient response.  
A change in load current will have an affect on the output  
voltage, altering the ramp signal. A load step immediately  
changes the state of the comparator output, which controls  
the main switch. Load transient response is determined  
only by the comparator response time and the transition  
speed of the main switch. The reaction time to an output  
load step has no relation to the crossover frequency of the  
error signal loop, as in traditional control methods.  
The error signal loop can have a low crossover frequency,  
since transient response is handled by the ramp signal  
loop. The main purpose of this “slow”feedback loop is to  
provide DC accuracy. Noise immunity is significantly  
V
FB pin, as in traditional controllers. The CS5165 is specifi-  
cally designed to meet or exceed Intel’s Pentium® II speci-  
fications.  
Start-up  
Until the voltage on the VCC Supply pin exceeds the 3.95V  
monitor threshold, the Soft Start and Gate pins are held  
low. The Fault latch is Reset (no Fault condition). The out-  
put of the Error Amp (COMP) is pulled up to 1V by the  
Comp Clamp. When the VCC pin exceeds the monitor  
7