欢迎访问ic37.com |
会员登录 免费注册
发布采购

24LLC08 参数 Datasheet PDF下载

24LLC08图片预览
型号: 24LLC08
PDF下载: 下载PDF文件 查看货源
内容描述: [EEPROM, 1KX8, Serial, CMOS, PDIP8,]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器光电二极管内存集成电路
文件页数/大小: 19 页 / 377 K
品牌: CERAMATE [ CERAMATE TECHNICAL ]
 浏览型号24LLC08的Datasheet PDF文件第1页浏览型号24LLC08的Datasheet PDF文件第2页浏览型号24LLC08的Datasheet PDF文件第3页浏览型号24LLC08的Datasheet PDF文件第4页浏览型号24LLC08的Datasheet PDF文件第6页浏览型号24LLC08的Datasheet PDF文件第7页浏览型号24LLC08的Datasheet PDF文件第8页浏览型号24LLC08的Datasheet PDF文件第9页  
24LLC08  
8K-Bit Serial EEPROM  
FUNCTION DESCRIPTION  
I2C-BUS INTERFACE  
The 24LLC08 supports the I2C-bus serial interface data transmission protocol. The two-write bus consists of a  
serial data line (SDA) and a serial clock line (SCL). The SDA and the SCL lines must be connected to Vcc by  
by a pull-up resistor that is located somewhere on the bus.  
Any device that puts data onto the bus is defined as the “transmitter” and any device that gets data from the bus  
is the “receiver.” The bus is controlled by a master device which generates the serial clock and start/stop  
conditions, controlling bus access. Using the A0, A1, and A2 input pins, up to two 24LLC08 devices can be  
connected to the same I2C-bus as slaves (see Figurd 3-6). Both the master and slaves can operate as transmitter  
or receiver, but the master device determines which bus operating mode would be active.  
VCC  
VCC  
SDA  
SCL  
Slave 1  
24LLC08  
Slave 2  
24LLC08  
Bus Master  
(Transmitter/  
Receiver)  
Tx/Rx  
A0 A1 A2  
Tx/Rx  
A0 A1 A2  
MCU  
To VCC or VSS  
To VCC or VSS  
NOTES:  
1. The A0, A1 do not affect the device address of the 24LLC08.  
Figure 3-6. Typical Configuration (16 Kbits of Memory on the I2C-Bus)  
* All specs and applications shown above subject to change without prior notice.  
1F-5 NO.66 SEC.2 NAN-KAN RD ., LUCHU , TAOYUAN, TAIWAN  
Tel:886-3-3214525  
Email: server@ceramate.com.tw  
Http: www.ceramate.com.tw  
Page 5 of 19  
Rev 1.0 Nov. 18, 2002  
Fax:886-3-3521052