欢迎访问ic37.com |
会员登录 免费注册
发布采购

CAT1021YI-25-T3 参数 Datasheet PDF下载

CAT1021YI-25-T3图片预览
型号: CAT1021YI-25-T3
PDF下载: 下载PDF文件 查看货源
内容描述: 监控电路,带有I2C串行2K位CMOS EEPROM ,手动复位及看门狗定时器 [Supervisory Circuits with I2C Serial 2k-bit CMOS EEPROM, Manual Reset and Watchdog Timer]
分类和应用: 存储监控可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 21 页 / 203 K
品牌: CATALYST [ CATALYST SEMICONDUCTOR ]
 浏览型号CAT1021YI-25-T3的Datasheet PDF文件第5页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第6页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第7页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第8页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第10页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第11页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第12页浏览型号CAT1021YI-25-T3的Datasheet PDF文件第13页  
CAT1021, CAT1022, CAT1023  
SDA when SCL is HIGH. The CAT1021/22/23 monitor  
the SDA and SCL lines and will not respond until this  
condition is met.  
EMBEDDED EEPROM OPERATION  
The CAT1021/22/23 feature a 2-kbit embedded serial  
EEPROM that supports the I2C Bus data transmission  
protocol. This Inter-Integrated Circuit Bus protocol  
defines any device that sends data to the bus to be a  
transmitter and any device receiving data to be a  
receiver. The transfer is controlled by the Master  
device which generates the serial clock and all  
START and STOP conditions for bus access. Both the  
Master device and Slave device can operate as either  
transmitter or receiver, but the Master device controls  
which mode is activated.  
STOP CONDITION  
A LOW to HIGH transition of SDA when SCL is HIGH  
determines the STOP condition. All operations must  
end with a STOP condition.  
DEVICE ADDRESSING  
The Master begins a transmission by sending a  
START condition. The Master sends the address of  
the particular slave device it is requesting. The four  
most significant bits of the 8-bit slave address are  
programmable in metal and the default is 1010.  
I2C BUS PROTOCOL  
The features of the I2C bus protocol are defined as  
follows:  
The last bit of the slave address specifies whether a  
Read or Write operation is to be performed. When this  
bit is set to 1, a Read operation is selected, and when  
set to 0, a Write operation is selected.  
(1) Data transfer may be initiated only when the bus  
is not busy.  
(2) During a data transfer, the data line must remain  
stable whenever the clock line is high. Any  
changes in the data line while the clock line is  
high will be interpreted as a START or STOP  
condition.  
After the Master sends a START condition and the  
slave address byte, the CAT1021/22/23 monitors the  
bus and responds with an acknowledge (on the SDA  
line) when its address matches the transmitted slave  
address. The CAT1021/22/23 then perform a Read or  
START CONDITION  
¯¯  
Write operation depending on the R/W bit.  
The START Condition precedes all commands to the  
device, and is defined as a HIGH to LOW transition of  
Figure 3. Bus Timing  
t
t
t
F
HIGH  
R
t
t
LOW  
LOW  
SCL  
t
t
HD:DAT  
SU:STA  
t
t
t
t
HD:STA  
SU:DAT  
SU:STO  
SDA IN  
BUF  
t
t
DH  
AA  
SDA OUT  
Figure 4. Write Cycle Timing  
SCL  
SDA  
8TH BIT  
BYTE n  
ACK  
t
WR  
STOP  
CONDITION  
START  
CONDITION  
ADDRESS  
© Catalyst Semiconductor, Inc.  
Characteristics subject to change without notice  
9
Doc. No. MD-3009 Rev. M