欢迎访问ic37.com |
会员登录 免费注册
发布采购

BS616LV1010ACG55 参数 Datasheet PDF下载

BS616LV1010ACG55图片预览
型号: BS616LV1010ACG55
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗CMOS SRAM 64K ×16位 [Very Low Power CMOS SRAM 64K X 16 bit]
分类和应用: 存储内存集成电路静态存储器
文件页数/大小: 11 页 / 209 K
品牌: BSI [ BRILLIANCE SEMICONDUCTOR ]
 浏览型号BS616LV1010ACG55的Datasheet PDF文件第3页浏览型号BS616LV1010ACG55的Datasheet PDF文件第4页浏览型号BS616LV1010ACG55的Datasheet PDF文件第5页浏览型号BS616LV1010ACG55的Datasheet PDF文件第6页浏览型号BS616LV1010ACG55的Datasheet PDF文件第7页浏览型号BS616LV1010ACG55的Datasheet PDF文件第9页浏览型号BS616LV1010ACG55的Datasheet PDF文件第10页浏览型号BS616LV1010ACG55的Datasheet PDF文件第11页  
BS616LV1010  
WRITE CYCLE 2 (1,6)  
ADDRESS  
tWC  
(11)  
tCW  
(5)  
CE  
tBW  
(12)  
LB, UB  
WE  
(3)  
tAW  
tWR2  
(2)  
tWP  
tAS  
(4,10)  
tWHZ  
(7)  
(8)  
tOW  
DOUT  
tDW  
tDH  
(8,9)  
DIN  
NOTES:  
1. WE must be high during address transitions.  
2. The internal write time of the memory is defined by the overlap of CE and WE low. All  
signals must be active to initiate a write and any one signal can terminate a write by going  
inactive. The data input setup and hold timing should be referenced to the second transition  
edge of the signal that terminates the write.  
3. tWR is measured from the earlier of CE or WE going high at the end of write cycle.  
4. During this period, DQ pins are in the output state so that the input signals of opposite  
phase to the outputs must not be applied.  
5. If the CE low transition occurs simultaneously with the WE low transitions or after the WE  
transition, output remain in a high impedance state.  
6. OE is continuously low (OE = VIL).  
7. DOUT is the same phase of write data of this write cycle.  
8. DOUT is the read data of next address.  
9. If CE is low during this period, DQ pins are in the output state. Then the data input signals  
of opposite phase to the outputs must not be applied to them.  
10.Transition is measured ± 500mV from steady state with CL = 5pF.  
The parameter is guaranteed but not 100% tested.  
11.t CW is measured from the later of CE going low to the end of write.  
12.The change of Read/Write cycle must accompany with CE or address toggled.  
Revision 2.6  
R0201-BS616LV1010  
8
May.  
2006