欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADS7824U 参数 Datasheet PDF下载

ADS7824U图片预览
型号: ADS7824U
PDF下载: 下载PDF文件 查看货源
内容描述: 4通道,12位采样CMOS A / D转换器 [4 Channel, 12-Bit Sampling CMOS A/D Converter]
分类和应用: 转换器模数转换器光电二极管
文件页数/大小: 16 页 / 346 K
品牌: BB [ BURR-BROWN CORPORATION ]
 浏览型号ADS7824U的Datasheet PDF文件第3页浏览型号ADS7824U的Datasheet PDF文件第4页浏览型号ADS7824U的Datasheet PDF文件第5页浏览型号ADS7824U的Datasheet PDF文件第6页浏览型号ADS7824U的Datasheet PDF文件第8页浏览型号ADS7824U的Datasheet PDF文件第9页浏览型号ADS7824U的Datasheet PDF文件第10页浏览型号ADS7824U的Datasheet PDF文件第11页  
BASIC OPERATION  
PARALLEL OUTPUT  
SERIAL OUTPUT  
Figure 1b shows a basic circuit to operate the ADS7824 with  
serial output (Channel 0 selected). Taking R/C (pin 22)  
LOW for 40ns (12µs max) will initiate a conversion and  
output valid data from the previous conversion on SDATA  
(pin 16) synchronized to 12 clock pulses output on  
DATACLK (pin 15). BUSY (pin 24) will go LOW and stay  
LOW until the conversion is completed and the serial data  
has been transmitted. Data will be output in Binary Two’s  
Complement format, MSB first, and will be valid on both the  
rising and falling edges of the data clock. BUSY going  
HIGH can be used to latch the data. All convert commands  
will be ignored while BUSY is LOW.  
Figure 1a shows a basic circuit to operate the ADS7824 with  
parallel output (Channel 0 selected). Taking R/C (pin 22)  
LOW for 40ns (12µs max) will initiate a conversion. BUSY  
(pin 24) will go LOW and stay LOW until the conversion is  
completed and the output register is updated. If BYTE (pin  
21) is LOW, the 8 most significant bits will be valid when  
pin 24 rises; if BYTE is HIGH, the 4 least significant bits  
will be valid when BUSY rises. Data will be output in  
Binary Two’s Complement format. BUSY going HIGH can  
be used to latch the data. After the first byte has been read,  
BYTE can be toggled allowing the remaining byte to be  
read. All convert commands will be ignored while BUSY is  
LOW.  
The ADS7824 will begin tracking the input signal at the end  
of the conversion. Allowing 25µs between convert com-  
mands assures accurate acquisition of a new signal.  
The ADS7824 will begin tracking the input signal at the end  
of the conversion. Allowing 25µs between convert com-  
mands assures accurate acquisition of a new signal.  
Parallel Output  
1
2
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
0.1µF 10µF  
+5V  
±10V  
+
+
3
4
BUSY  
5
Convert Pulse  
40ns min  
6
+
R/C  
BYTE  
2.2µF  
7
+
ADS7824  
2.2µF  
8
+5V(1)  
9
10  
11  
12  
13  
14  
Serial Output  
Pin 21 D11 D10 D9 D8 D7  
LOW  
D6 D5 D4  
1
2
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
0.1µF 10µF  
Pin 21 D3 D2 D1 D0 LOW  
HIGH  
LOW LOW LOW  
+5V  
±10V  
+
+
NOTE: (1) PAR/SER = 5V  
3
4
BUSY  
R/C  
5
Convert Pulse  
40ns min  
6
+
2.2µF  
7
+
ADS7824  
2.2µF  
8
(3)  
NC(2)  
NC(2)  
NC(2)  
9
10  
11  
12  
13  
14  
EXT/INT  
SYNC  
SDATA  
DATACLK(1)  
NOTES: (1) DATACLK (pin 15) is an output when EXT/INT (pin 12) is LOW  
and an input when EXT/INT is HIGH. (2) NC = no connection. (3) PAR/SER = 0V.  
FIGURE 1. Basic Connection Diagram, (a) Parallel Output, (b) Serial Output.  
7
®
ADS7824