The ADS7807 will begin tracking the input signal at the end
of the conversion. Allowing 25µs between convert com-
mands assures accurate acquisition of a new signal. Refer to
CS and R/C are internally OR’ed and level triggered. There
is not a requirement which input goes LOW first when
initiating a conversion. If, however, it is critical that CS or R/C
initiates conversion ‘n’, be sure the less critical input is LOW
at least 10ns prior to the initiating input. If EXT/INT (pin 8) is
LOW when initiating conversion ‘n’, serial data from conver-
sion ‘n – 1’ will be output on SDATA (pin 19) following the
start of conversion ‘n’. See Internal Data Clock in the Read-
ing Data section.
Tables II and III for a summary of CS
, R/C, and BUSY states,
and Figures 2 through 6 for timing diagrams.
CS
1
R/C BUSY OPERATION
X
0
X
1
None. Databus is in Hi-Z state.
↓
Initiates conversion ‘n’. Databus remains
in Hi-Z state.
To reduce the number of control pins, CS can be tied LOW
using R/C to control the read and convert modes. This will
have no effect when using the internal data clock in the serial
output mode. The parallel output and the serial output (only
when using an external data clock), however, will be affected
whenever R/C goes HIGH. Refer to the Reading Data
section.
0
0
↓
↓
0
0
↓
1
1
1
↑
0
1
↑
1
0
0
↑
Initiates conversion ‘n’. Databus enters Hi-Z
state.
Conversion ‘n’ completed. Valid data from
conversion ‘n’ on the databus.
Enables databus with valid data from
conversion ‘n’.
Enables databus with valid data from
conversion ‘n – 1’(1). Conversion n in progress.
Enables databus with valid data from
READING DATA
conversion ‘n – 1’(1). Conversion ‘n’ in progress.
The ADS7807 outputs serial or parallel data in Straight Binary
(SB) or Binary Two’s Complement data output format. If
SB/BTC (pin 7) is HIGH, the output will be in SB format, and
if LOW, the output will be in BTC format. Refer to Table IV for
ideal output codes.
New conversion initiated without acquisition
of a new signal. Data will be invalid. CS and/or
R/C must be HIGH when BUSY goes HIGH.
X
X
0
New convert commands ignored. Conversion
‘n’ in progress.
NOTE: (1) See Figures 2 and 3 for constraints on data valid from
The parallel output can be read without affecting the internal
output registers; however, reading the data through the serial
port will shift the internal output registers one bit per data
conversion ‘n – 1’.
TABLE III. Control Functions When Using Parallel Output
(DATACLK tied LOW, EXT/INT tied HIGH).
CS
↓
R/C
0
BUSY
EXT/INT
DATACLK
Output
Output
Input
OPERATION
1
1
1
1
1
0
0
1
1
1
Initiates conversion ‘n’. Valid data from conversion ‘n – 1’ clocked out on SDATA.
Initiates conversion ‘n’. Valid data from conversion ‘n – 1’ clocked out on SDATA.
Initiates conversion ‘n’. Internal clock still runs conversion process.
0
↓
↓
0
0
↓
Input
Initiates conversion ‘n’. Internal clock still runs conversion process.
↓
1
Input
Conversion ‘n’ completed. Valid data from conversion ‘n’ clocked out on SDATA synchronized
to external data clock.
↓
0
0
X
1
↑
0
0
↑
0
1
1
Input
Input
X
Valid data from conversion ‘n – 1’ output on SDATA synchronized to external data clock.
Conversion ‘n’ in progress.
Valid data from conversion ‘n – 1’ output on SDATA synchronized to external data clock.
Conversion ‘n’ in progress.
0
X
New conversion initiated without acquisition of a new signal. Data will be invalid. CS and/or R/C
must be HIGH when BUSY goes HIGH.
X
X
X
New convert commands ignored. Conversion ‘n’ in progress.
NOTE: (1) See Figures 4, 5, and 6 for constraints on data valid from conversion “n-1”.
TABLE III. Control Functions When Using Serial Output.
DIGITAL OUTPUT
DESCRIPTION
ANALOG INPUT
BINARY TWO’S COMPLEMENT
STRAIGHT BINARY
(SB/BTC HIGH)
Full-Scale Range
±10
0V to 5V
0V to 4V
(SB/BTC LOW)
Least Significant Bit (LSB)
305µV
76µV
61µV
HEX
CODE
7FFF
0000
HEX
CODE
FFFF
8000
BINARY CODE
BINARY CODE
+Full-Scale (FS – 1LSB)
Midscale
9.999695V
0V
4.999924V
2.5V
3.999939V
2V
0111 1111 1111 1111
0000 0000 0000 0000
1111 1111 1111 1111
1000 0000 0000 0000
1111 1111 1111 1111
1000 0000 0000 0000
0111 1111 1111 1111
0000 0000 0000 0000
One LSB Below Midscale
–Full-Scale
–305µV
–10V
2.499924V
0V
1.999939V
0V
FFFF
8000
7FFF
0000
TABLE IV. Output Codes and Ideal Input Voltages.
ADS7807
8
SBAS022B
www.ti.com