欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS4DDR264M65PBG1-3/IT 参数 Datasheet PDF下载

AS4DDR264M65PBG1-3/IT图片预览
型号: AS4DDR264M65PBG1-3/IT
PDF下载: 下载PDF文件 查看货源
内容描述: 64Mx64 DDR2 SDRAM瓦特/双控总线集成塑封微电路 [64Mx64 DDR2 SDRAM w/ DUAL CONTROL BUS iNTEGRATED Plastic Encapsulated Microcircuit]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 28 页 / 242 K
品牌: AUSTIN [ AUSTIN SEMICONDUCTOR ]
 浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第1页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第2页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第4页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第5页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第6页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第7页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第8页浏览型号AS4DDR264M65PBG1-3/IT的Datasheet PDF文件第9页  
iPEM  
4.2 Gb SDRAM-DDR2  
Austin Semiconductor, Inc.  
AS4DDR264M65PBG1  
BGA Locations  
Symbol  
Type  
Description  
P6  
ODT  
CNTL Input On-Die-Termination: Registered High enables on data bus termination  
CNTL Input Differential input clocks, one set for each x16bits  
C9,C10,D10,D11,T1,T2,  
U2,U3  
CKx, CKx\  
T8, D4  
CKE  
CS\  
CNTL Input Clock enable which activates all on silicon clocking circuitry  
CNTL Input Chip Selects, one for each 16 bits of the data bus width  
V5, B7  
U5, C7  
RASx\  
CASx\  
WE\  
CNTL Input Command input which along with CAS\, WE\ and CS\ define operations  
CNTL Input Command input which along with RAS\, WE\ and CS\ define operations  
CNTL Input Command input which along with RAS\, CAS\ and CS\ define operations  
CNTL Input One Data Mask cntl. for each upper 8 bits of a x16 word  
U6, C6  
T9, D3  
G5,H1,M11,N7  
F1,F2,P10,P11  
H9,H10,M2,M3  
H7,H11,M1,M5  
E8,E9,R3,R4  
F10,F11,P1,P2  
J2,J3,J4,J8,J9, K2,  
K3,K9,L2,L3,L4,L9,L10  
UDMx  
LDMx  
UDQSx  
UDQSx\  
LDQSx  
LDQSx\  
Ax  
CNTL Input One Data Mask cntl. For each lower 8 bits of a x16 word  
CNTL Input Data Strobe input for upper byte of each x16 word  
CNTL Input Differential input of UDQSx, only used when Differential DQS mode is enabled  
CNTL Input Data Strobe input for lower byte of each x16 word  
CNTL Input Differential input of LDQSx, only used when Differential DQS mode is enabled  
Input  
Array Address inputs providing ROW addresses for Active commands, and  
the column address and auto precharge bit (A10) for READ/WRITE commands  
J10  
RFU  
BA0,BA1,BA2  
DQx  
Future Input  
Input  
L8,K10,E5  
Bank Address inputs  
C8,D1,D2,D7,D8,D9,E1,  
E2,E3,E7,E10,E11,F3,  
F4,F5,F7,F8,F9,G1,G2,  
G3,G4,G7,G8,G9,G10,  
G11,H2,H3,H4,H5,H8,  
M4,M7,M8,M9,M10,N1,  
N2,N3,N4,N5,N8,N9,  
N10,N11,P3,P4,P5,P7,  
P8,P9,R1,R2,R5,R9,  
R10,R11,T3,T4,T5,  
T10,T11,U4  
Input/Output Data bidirectional input/Output pins  
H6  
Vref  
VCC  
Supply  
Supply  
SSTL_18 Voltage Reference  
Core Power Supply  
A2,A4,A5,A7,A8,A10,  
B1,B11,H6,J1,J5,J7,J11,  
K4,K8,L1,L5,L7,L11,M6,  
V1,V11,W2,W4,W5,  
W7,W8,W10  
A3,A6,A9,A11,B2,B10,  
C1,C11,G6,J6,K1,K5,  
K7,K11,L6,N6,U1,U11,  
V2,V10,W1,W3,W6,  
W9,W11  
VSS  
NC  
Supply  
Core Ground return  
B3,B4,B5,B6,B8,B9,  
C2,C3,C4,C5,D5,D6,E4,  
E6, F6, R6,R7,R8,  
T6,T7,U7,U8,U9,U10,  
V3,V4,V6,V7,V8,V9  
A1  
No connection  
UNPOPULATED  
Unpopulated ball matrix location (location registration aid)  
Austin Semiconductor, Inc.  
Austin, Texas 512.339.1188 www.austinsemiconductor.com  
AS4DDR264M65PBG1  
Rev. 0.5 06/08  
3