欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440SPE 参数 Datasheet PDF下载

PPC440SPE图片预览
型号: PPC440SPE
PDF下载: 下载PDF文件 查看货源
内容描述: 440SPe的PowerPC嵌入式处理器 [PowerPC 440SPe Embedded Processor]
分类和应用: PC
文件页数/大小: 80 页 / 1204 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440SPE的Datasheet PDF文件第1页浏览型号PPC440SPE的Datasheet PDF文件第2页浏览型号PPC440SPE的Datasheet PDF文件第3页浏览型号PPC440SPE的Datasheet PDF文件第4页浏览型号PPC440SPE的Datasheet PDF文件第6页浏览型号PPC440SPE的Datasheet PDF文件第7页浏览型号PPC440SPE的Datasheet PDF文件第8页浏览型号PPC440SPE的Datasheet PDF文件第9页  
Revision 1.23 - Sept 21, 2006  
PowerPC 440SPe Embedded Processor  
Preliminary Data Sheet  
PPC440SPe Functional Block Diagram  
Figure 2. PPC440SPe Functional Block Diagram  
16 IRQs  
Clock,  
Power  
Mgmt  
Control,  
Reset  
Universal  
Interrupt  
Controller  
Timers  
MMU  
DCRs  
Registers  
MAC  
UART  
IIC  
PPC440  
Processor Core  
GP  
Timers  
GPIO  
DCR Bus  
x2  
x3  
Trace  
32KB  
I-Cache  
JTAG  
On-chip Peripheral Bus (OPB)  
32KB  
D-Cache  
PCI-E  
IRQ Handler  
OPB  
Bridge  
256 KB  
L2 Cache/SRAM  
PLB  
Arb  
Processor Local Bus (PLB)  
Low Latency (LL) Segment  
High Bandwidth (HB) Segment  
Ethernet  
10/100/  
1000  
External  
Bus Controller  
(EBC)  
MAL  
MII,  
GMII  
Memory  
Queue  
PCI-Express  
PCI-E0 PCI-E1 PCI-E2  
DDR PCI-X  
64-bit  
I2O/DMA  
Controller  
(DMA0 and  
DMA1)  
XOR/DMA  
Accelerator  
Unit  
DDR 1 and 2  
SDRAM Cntl  
(DMA2)  
64+8  
8 lanes 4 lanes 4 lanes  
16  
The PPC440SPe is a System on a Chip (SOC) designed around the IBM CoreConnect BusArchitecture.  
Implemented with the Crossbar option, the CoreConnect buses provide:  
• Two Master PLB bus 128-bit Data 64-bit Address PLB interfaces up to 166.66MHz, 2.6GB/s on both the  
Read and Write data path (10.6 GB/s total)  
• 32-bit OPB interfaces up to 83.33MHz for a maximum throughput of 333MB/s  
AMCC Proprietary  
5