欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS4C128M16D3A-12BIN 参数 Datasheet PDF下载

AS4C128M16D3A-12BIN图片预览
型号: AS4C128M16D3A-12BIN
PDF下载: 下载PDF文件 查看货源
内容描述: [AS4C128M16D3A-12BIN - 96 ball FBGA PACKAGE]
分类和应用:
文件页数/大小: 83 页 / 2180 K
品牌: ALSC [ ALLIANCE SEMICONDUCTOR CORPORATION ]
 浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第3页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第4页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第5页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第6页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第8页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第9页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第10页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第11页  
AS4C128M16D3A-12BIN  
DQ0 - DQ15 Input /  
Output  
Data I/O: The data bus input and output data are synchronized with positive and negative  
edges of DQS/DQS#. TheI/Os are byte-maskable during Writes.  
ODT  
Input  
On Die Termination: ODT (registered HIGH) enables termination resistance internal to  
the DDR3 SDRAM. When enabled, ODT is applied to each DQ, DQS, DQS#. The ODT  
pin will be ignored if Mode-registers, MR1and MR2, are programmed to disable RTT.  
RESET#  
Input  
Active Low Asynchronous Reset: Reset is active when RESET# is LOW, and inactive  
when RESET# is HIGH. RESET# must be HIGH during normal operation. RESET# is a  
CMOS rail to rail signal with DC high and low at 80% and 20% of VDD  
VDD  
VSS  
Supply  
Supply  
Supply  
Supply  
Power Supply: +1.5V ±0.075V  
Ground  
VDDQ  
VSSQ  
VREFCA  
VREFDQ  
ZQ  
DQ Power: +1.5V ±0.075V.  
DQ Ground  
Supply Reference voltage for CA  
Supply Reference voltage for DQ  
Supply Reference pin for ZQ calibration.  
NC  
-
No Connect: These pins should be left unconnected.  
Confidential  
-783-  
Rev. 1.0 May 2016