欢迎访问ic37.com |
会员登录 免费注册
发布采购

1553BRT-EBR 参数 Datasheet PDF下载

1553BRT-EBR图片预览
型号: 1553BRT-EBR
PDF下载: 下载PDF文件 查看货源
内容描述: Core1553BRT - EBR增强的比特率1553远程终端 [Core1553BRT-EBR Enhanced Bit Rate 1553 Remote Terminal]
分类和应用:
文件页数/大小: 28 页 / 204 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号1553BRT-EBR的Datasheet PDF文件第1页浏览型号1553BRT-EBR的Datasheet PDF文件第3页浏览型号1553BRT-EBR的Datasheet PDF文件第4页浏览型号1553BRT-EBR的Datasheet PDF文件第5页浏览型号1553BRT-EBR的Datasheet PDF文件第6页浏览型号1553BRT-EBR的Datasheet PDF文件第7页浏览型号1553BRT-EBR的Datasheet PDF文件第8页浏览型号1553BRT-EBR的Datasheet PDF文件第9页  
Core1553BRT-EBR Enhanced Bit Rate 1553 Remote Terminal  
General Description  
Core1553BRT-EBR provides a complete, dual-redundant 1553 enhanced bit rate (EBR) remote terminal (RT) apart from  
the transceivers required to interface to the bus. A typical system implementation using the Core1553BRT-EBR is shown  
in Figure 1 and Figure 2 on page 3.  
ADC  
BUSAIN  
BUSAINENn  
BUSAOUTEN  
BUSAOUT  
Glue  
Logic  
RS485  
Transceivers  
Memory  
BUSBIN  
BUSBINENn  
BUSBOUTEN  
BUSBOUT  
Core1553BRT-EBR  
Actel FPGA  
Figure 1 Typical Core1553BRT-EBR System  
At a high level, Core1553BRT-EBR simply provides a set of  
memory mapped sub-addresses that "receive data  
written to" or "transmit data read from." The core can  
be configured to directly connect to synchronous or  
asynchronous memory devices. Alternately, the core can  
directly connect to the backend devices, removing the  
need for the memory buffers. If memory is used, the core  
requires 2,048 words of memory, which can be shared  
with the local CPU.  
The core supports all 1553EBR mode codes and allows  
the user to designate as illegal any mode code or any  
particular sub-address for both transmit and receive  
operations. The command legalization can be done  
within the core or in an external command legality block  
via the command legalization interface.  
2
Advanced v1.1